## Microprocessor Off-Chip Trace Solutions Overview | | As . | 1 | | | | |-------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | | PowerTrace Serial 2 | PowerTrace III | PowerTrace II Lite | CombiProbe 2 | <i>μ</i> Trace | | Application | High-performance serial tracing | High-performance parallel tracing | Parallel tracing | Advanced debugging and system trace | All-in-one debug and trace solution | | Memory Size | 4 GB or 8 GB | 4 GB or 8 GB | 1 GB | 512 MB | 256 MB | | Maximum Bandwidth | 80 Gbit/s | 19.2 Gbit/s | 10.8 Gbit/s | 3.2 Gbit/s | 1.6 Gbit/s | | Streaming Performance | 400 Mbyte/s | 400 Mbyte/s | 100 Mbyte/s | 140 Mbyte/s | 140 Mbyte/s | | Parallel trace <sup>1</sup> | _ | Up to 36 signals<br>600+ Mbit/s per signal for 17 signals<br>350 Mbit/s per signal for 36 signals | Up to 36 signals<br>600+ Mbit/s per signal for 9 signals<br>450 Mbit/s per signal for 17 signals<br>225 Mbit/s per signal for 36 signals | Two ports with up to<br>4 signals each.<br>400 Mbit/s per signal<br>(for all signals) | One ports with up to<br>4 signals.<br>400 Mbit/s per signal<br>(for all signals) | | Serial trace <sup>2</sup> | Up to 8 lanes with<br>12.5 Gbit/s per lane<br>Up to 4 lanes with<br>22.5 Gbit/s per lane <sup>4</sup> | Up to 4 lanes <sup>3</sup> 6.25 Gbit/s per lane for 3 lanes 5.00 Gbit/s per lane for 4 lanes | Up to 4 lanes1 <sup>3</sup> 6.25 Gbit/s per lane for 2 lanes 4.50 Gbit/s per lane for 3 lanes 3.38 Gbit/s per lane for 4 lanes | _ | _ | | Serial trace via PCIe | PCle2 / PCle3: Up to 8 lanes<br>PCle4 <sup>5</sup> : Up to 4 lanes | _ | _ | _ | _ | | Supported Trace Protocols | ETM, PTM, TWP, MCDS, Nexus,<br>HSDP, AGBT, Aurora | ETM, PTM, TWP, SWV,<br>MCDS, Nexus, STP | ETM, PTM, TWP, SWV,<br>MCDS, Nexus, STP | ETM, TWP, SWV<br>MCDS, Nexus <sup>6</sup> , STP | ETM, TWP, SWV | | Optional Analog/Digital Probe | Mixed Signal Probe<br>(12 digital, 6 voltage,<br>2 current channels) | Mixed Signal Probe<br>(12 digital, 6 voltage,<br>2 current channels) | _ | Mixed Signal Probe <sup>7</sup> (12 digital, 6 voltage, 2 current channels) | Mixed Signal Probe<br>(12 digital, 6 voltage,<br>2 current channels) | | Supported CPU Architectures | More then 150 CPU architectures and sub-architectures | | | | Arm® Cortex®-M / RISC-V 32-b | | Required Base Module | PowerDebug X50 | | | PowerDebug E40 or<br>PowerDebug X50 | _ | | Link | <u>view more</u> | view more | <u>view more</u> | <u>view more</u> | view more | <sup>&</sup>lt;sup>1)</sup> Requires trace preprocessor. Pin-count and recording-speed depends on used preprocessor and trace protocol. <sup>&</sup>lt;sup>2)</sup>We specify here the speed of the serial link. The maximum speed for the transferred payload is usually smaller due to line encoding, e.g. 80 % with 8b/10b encoding. <sup>&</sup>lt;sup>3)</sup> Requires serial preprocessor. For serial tracing we recommend PowerTrace Serial. <sup>4)</sup> Requires preprocessor. <sup>&</sup>lt;sup>5)</sup> Requires preprocessor (available in Q2/23). <sup>&</sup>lt;sup>6)</sup> Nexus with CombiProbe only for RISC-V. <sup>7)</sup> Instead of 2nd trace port.